

# UM11669

## KITFS86TRKFRDMEM evaluation board

Rev. 1 — 28 October 2021

User manual

### Document information

| Information | Content                                                                                                                                          |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Keywords    | FS8600, KITFS86TRKFRDMEM, KL25Z, I2C                                                                                                             |
| Abstract    | The KITFS86TRKFRDMEM provides flexibility to play with all the features of the device and make measurements on the main part of the application. |



## Revision history

### Revision history

| Rev | Date     | Description                                                     |
|-----|----------|-----------------------------------------------------------------|
| v.1 | 20211028 | <ul style="list-style-type: none"><li>Initial version</li></ul> |

## Important notice

NXP provides the enclosed product(s) under the following conditions:

This evaluation kit is intended for use of ENGINEERING DEVELOPMENT OR EVALUATION PURPOSES ONLY. It is provided as a sample IC pre-soldered to a printed circuit board to make it easier to access inputs, outputs, and supply terminals. This evaluation board may be used with any development system or other source of I/O signals by simply connecting it to the host MCU or computer board via off-the-shelf cables. This evaluation board is not a Reference Design and is not intended to represent a final design recommendation for any particular application. Final device in an application will be heavily dependent on proper printed circuit board layout and heat sinking design as well as attention to supply filtering, transient suppression, and I/O signal quality.

The goods provided may not be complete in terms of required design, marketing, and or manufacturing related protective considerations, including product safety measures typically found in the end product incorporating the goods. Due to the open construction of the product, it is the user's responsibility to take any and all appropriate precautions with regard to electrostatic discharge. In order to minimize risks associated with the customers applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. For any safety concerns, contact NXP sales and technical support services.

## 1 Introduction

The KITFS86TRKFRDMM evaluation board user manual is intended for the engineers involved in the evaluation, design, implementation, and validation of FS8600 fail-safe system basis chips with multiple SMPS and LDOs.

The scope of this document is to provide the user with information to evaluate the FS8600 Fail-safe system basis chip with multiple SMPS and LDO.

The KITFS86TRKFRDMM enables development on FS8600 family of devices. The kit can be connected to the NXP GUI software which allows you to play with registers, try OTP configurations, and burn the part.

It is delivered with empty OTP content in order to leave the opportunity to the user to burn the OTP configuration. The board contains a superset device (PFS8613xMDA0ES), allowing tests on all the FS8600 derivatives.

## 2 Finding kit resources and information on the NXP website

NXP Semiconductors provides online resources for this evaluation board and its supported device(s) on <http://www.nxp.com>.

The information page for KITFS86TRKFRDMM evaluation board is at <http://www.nxp.com/KITFS86TRKFRDMM>. The information page provides overview information, documentation, software and tools, parametrics, ordering information and a Getting Started tab. The Getting Started tab provides quick-reference information applicable to using the KITFS86TRKFRDMM evaluation board, including the downloadable assets referenced in this document.

### Collaborate in the NXP community

The NXP community is for sharing ideas and tips, ask and answer technical questions, and receive input on just about any embedded design topic.

The NXP community is at <https://community.nxp.com/>.

## 3 Getting ready

Working with the KITFS86TRKFRDMM requires the kit contents, additional hardware and a Windows PC workstation with installed software.

### 3.1 Kit contents

- Assembled and tested KITFS86TRKFRDMM connected to a FRDM-KL25Z in an anti-static bag
- 3.0 ft USB-STD A to USB-B-mini cable
- One connector, terminal block plug, 2 pos., str. 3.81 mm
- Two connectors, terminal block plug, 3 pos., str. 3.81 mm
- One connector, terminal block plug, 4 pos., str. 3.81 mm
- Jumpers mounted on board
- Quick Start Guide

### 3.2 Additional hardware

In addition to the kit contents, the following hardware is necessary or beneficial when working with this kit.

- Power supply with a range of 8.0 V to 60 V and a current limit set initially to 1.0 A (maximum current consumption can be up to 15 A)

### 3.3 Windows PC workstation

This evaluation board requires a Windows PC workstation. Meeting these minimum specifications should produce great results when working with this evaluation board.

- USB-enabled computer with Windows 7 or Windows 10

### 3.4 Software

Installing software is necessary to work with this evaluation board. All listed software is available on the evaluation board's information page at <http://www.nxp.com/KITFS86TRKFRDMM> or from the provided link.

- [NXP GUI for automotive PMIC families](#) - latest version

## 4 Getting to know the hardware

The KITFS86TRKFRDMM provides flexibility to play with all the features of the device and make measurements on the main part of the application. The KL25Z MCU Freedom board plugged on the board, combined with the NXP GUI software allows access to the registers in read and write mode. All regulators are accessible through connectors. Nonuser signal, like DC/DC switcher node is mapped on test points. Digital signals (I<sup>2</sup>C, RSTB, etc.) are accessible through connectors. Pin WAKE1 has a switch to control (Ignition) them. A VBAT switch is available to power On or Off the device and to choose the VBAT input connector.

The main purpose of this board is to evaluate FS8600 silicon in truck applications.

This board can be operated in OTP mode or in DBG mode. OTP mode gives access to two sub-mode: Emulation mode and OTP fused mode.

- In Emulation mode, as long as the power is supplied and the device does not go into DEEP-FS, the board configuration stays valid.
- The OTP fused mode uses the fused configuration, the configuration stays valid after a reboot of the device. The device can be fused twice.

### 4.1 Kit overview

The KITFS86TRKFRDMM is a hardware evaluation tool that allows performance test. The FS8600 family can be evaluated with this board because it is populated with a superset part. The PFS8613xMDA0ES part soldered on the board can be fused twice.

An external LDO provides SUP\_I<sup>2</sup>C voltage with a choice of 1.8 V or 3.3 V (default). SUP\_I<sup>2</sup>C is intended to power FS86 I<sup>2</sup>C communication. From USB voltage, an external DC-DC generates the OTP programming voltage (8.0 V) without any need for an external power supply.

An Emulation mode is available for testing as many configurations as needed. The voltage monitoring hardware configuration is done through resistors for VMON5 to VMON9. This configuration can be changed by selecting the appropriate bridge resistors:

- VMON1\_DAC: assigned to EXT\_REG1 (no resistor bridge)
- VMON2\_DAC: assigned to EXT\_REG2 (no resistor bridge)
- VMON3\_DAC: assigned to EXT\_REG3 (no resistor bridge)
- VMON4\_RINT: assigned to EXT\_REG4 (no resistor bridge)
- VMON5\_3V3: assigned to LDO1, 3.3 V (resistor bridge)
- VMON6\_5V: assigned to LDO2, 5.0 V (resistor bridge)
- VMON7: assigned to BUCK (resistor bridge + potentiometer)
- VMON8: assigned to VPRE (resistor bridge + potentiometer)
- VMON9: assigned to VBOOST (resistor bridge + potentiometer)

This configuration can be changed by installing appropriate resistor bridges. This board was designed to sustain up to 15 A total on  $V_{PRE}$ .

Layout is done using six layers PCB stack up and by following the rules for DC-DC converter layout design. The FS8600 family can be evaluated with this board as it is populated with a superset part.

## 4.2 KITFS86TRKFRDMEM features

- VBAT power supply connectors (Jack and Phoenix)
- VPRE output capability up to 15 A
- VBUCK 1.0 V to 3.3 V
- VBOOST 5.0 V to 6.0 V
- LDO1 1.5 V to 5.0 V
- LDO2 1.1 V to 5.0 V
- Ignition key switch
- FS0B external safety pin
- FRDM-KL25Z with embedded USB connection to NXP GUI for register access, OTP emulation, and programming (access to  $I^2C$ -bus, Debug, AMUX and regulators)
- LEDs that indicate signals and regulator status
- Support OTP fuse capabilities

## 4.3 Schematic, board layout and bill of materials

The schematic, board layout and bill of materials for the KITFS86TRKFRDMEM evaluation board are available at <http://www.nxp.com/KITFS86TRKFRDMEM>.

### 4.3.1 VMON board configuration

The VMONx configuration is highly dependent on the use case. This kit is delivered with a default configuration. However, the user can assign VMONx differently to address the use case using J26 connector and other parameters that will be detailed in this chapter. J26 can be seen in [Figure 1](#).



Figure 1. VMONx assignment

VMON1\_DAC, VMON2\_DAC, VMON3\_DAC and VMON4\_RINT use either DAC or internal resistor bridges (monitoring values are configurable by OTP for VMON4\_RINT and VMONx\_DAC). These VMONs are disconnected from any regulator by default but are still accessible through J26 connector.

By default, VMON5\_RES and VMON6\_RES pins are tied to a fixed 0.8 V supply (VMON\_08V) using J18 and J20. This behaves like hardware disabling and makes debug easy in some cases. VMON5\_RES and VMON6\_RES can be tied to another regulator by changing the J18 and J20 configurations. In that case, these VMON use external fixed resistor bridges to adapt the VMON input voltage to 0.8 V. Resistors bridges values were selected so that VMON5\_RES and VMON6\_RES would receive 0.8 V if VMONX\_RES voltage inputs were respectively 3.3 V and 5 V. [Figure 2](#) shows the corresponding part of the schematic.



Figure 2. VMON5-6\_RES input configuration

By default, VMON7\_RES and VMON8\_RES pins are tied, using respectively J17 and J19, to a fixed 0.8 V supply (VMON\_08V). This behaves like hardware disabling and makes debug easy in some cases. VMON7\_RES and VMON8\_RES can be tied to another power supply by changing the J17 and J19 configuration. In that case, they use potentiometers to adapt the VMON input voltage to 0.8 V by adjusting the resistor bridge depending on the connected regulator nominal voltage.

By default, VMON9\_RES uses a potentiometer to adapt the VMON input voltage to 0.8 V by adjusting the resistor bridge depending on the connected regulator nominal voltage.

[Figure 3](#) shows the corresponding part of the schematic.



Figure 3. VMON7-8-9\_RES input configuration

#### 4.3.2 VPRE compensation network

This board is delivered with a VPRE compensation network defined for VPRE 4.1 V at 455 kHz. All other VPRE configurations (different voltage, output capacitors, inductor or current sense) require a new calculation for these components shown in [Figure 4](#).



Figure 4. VPRE compensation network

[Table 1](#) shows the recommendation for VPRE at both 455 kHz and VPRE 2.22 MHz.

Table 1. Compensation network

| Components    | VPRE 455 kHz         | VPRE 2.22 MHz         |
|---------------|----------------------|-----------------------|
| CHF1/CHF2     | 150 pF               | 47 pF                 |
| Ccomp1/Ccomp2 | 7.5 nF               | 1.8 nF                |
| Rcomp1/Rcomp2 | 4.7 kΩ               | 5.6 kΩ                |
| LPRE          | From 4.7 μH to 10 μH | From 1.5 μH to 4.7 μH |

### 4.3.3 Battery switch

The FS8600 has a battery switch function to disconnect the battery line from VPREG in case the external high side transistor is shorted. The battery switch functionality can be disabled by OTP. A PMOS is used to close the battery line at startup and open it in case of failure.

The transistor can be bypassed using J3 shown in [Figure 5](#) if the function is not used.

**Note:** The PMOS used has a maximum VDS voltage of 40 V. If the supply voltage is above this value, the PMOS must be bypassed.



Figure 5. Battery switch

The PMOS gate is controlled by an external circuitry shown in [Figure 7](#). An active solution using bipolar transistors is used to have better control performance. The objective is to have the fastest PMOS opening in case of VPREG HS failure.



Figure 6. PMOS gate control circuitry

#### 4.3.4 I<sup>2</sup>C

The I<sup>2</sup>C-bus is connected to KL25Z MCU to communicate with NXP GUI. However, if the user wants to connect the I<sup>2</sup>C to another MCU, this is possible. In this case, remove R133 and R132 to disconnect the KL25Z MCU (see [Figure 7](#)) and connect the external MCU on J25 connector as shown in [Figure 8](#). In addition to this change, make sure that the VDDI2C voltage domain is the same on MCU side and SBC side.

Figure 7. I<sup>2</sup>C connection to KL25ZFigure 8. J25 I<sup>2</sup>C connection

#### 4.3.5 VMON0\_I2C

VMON0\_I2C pin is powered through VDDI2C net and is used to supply internal buffers and I<sup>2</sup>C communication. This supply is monitored through this pin depending on the OTP configuration. The monitoring voltage needs to be selected by the OTP.

The selection of VDDI2C is made using J13 connector as shown in [Figure 9](#). As an option, an external LDO is provided to feed VDDI2C through the SUP\_I2C net.



Figure 9. VDDI2C selection

The I<sup>2</sup>C is compatible with 1.8 V or 3.3 V, therefore SUP\_I2C voltage is configurable between 3.3 V or 1.8 V using J31 connector (3.3 V by default) shown in [Figure 10](#).



Figure 10. SUP\_I2C supply

#### 4.3.6 FIN external oscillator

In order to ease the FIN evaluation, a standalone oscillator is installed on the board. It supplies either 425 kHz or 2.4 MHz to the FIN input. The configuration is made using using J27 connector. Hardware implementation is shown in [Figure 11](#).



Figure 11. FIN oscillator

## 4.4 Kit featured components

[Figure 12](#) identifies important components on the board and [Table 2](#) provides additional details on these components.



**Figure 12. Evaluation board featured components location**

**Table 2. Evaluation board featured components location**

| Number | Description             |
|--------|-------------------------|
| 1      | LDO1/LDO2 power supply  |
| 2      | BUCK/BOOST power supply |
| 3      | VBAT Jack connector     |

**Table 2. Evaluation board featured components location...continued**

| Number | Description                                                                                                                                                                                                                                  |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4      | VBAT three position switch <ul style="list-style-type: none"> <li>• Left position: board supplied by Jack connector</li> <li>• Middle position: board not supplied</li> <li>• Right position: board supplied by Phoenix connector</li> </ul> |
| 5      | VBAT Phoenix connector                                                                                                                                                                                                                       |
| 6      | VPRE power supply                                                                                                                                                                                                                            |
| 7      | USB connectors (Open SDA for MCU flash; KL25Z for NXP GUI control)                                                                                                                                                                           |
| 8      | Debug connectivity. Access to FS8600 signals                                                                                                                                                                                                 |
| 9      | External regulator connectors (to VMONx)                                                                                                                                                                                                     |
| 10     | VMONx configuration (Choice between monitoring a regulator or a fixed 0.8 V)                                                                                                                                                                 |
| 11     | OTP mode switch                                                                                                                                                                                                                              |
| 12     | DBG pin to 0 V if unplugged                                                                                                                                                                                                                  |
| 13     | Wake1 switch                                                                                                                                                                                                                                 |
| 14     | VPRE compensation network settings (455 kHz or 2.22 MHz)                                                                                                                                                                                     |
| 15     | VDDI2C selection                                                                                                                                                                                                                             |
| 16     | KL25Z freedom board connectors                                                                                                                                                                                                               |

#### 4.4.1 LED signaling

[Figure 13](#) shows the LEDs provided as visual output devices for the evaluation board:



**Figure 13. Evaluation board LED signaling location**

**Table 3. Evaluation board LED signaling description**

| Label | Name | Color | Description                     |
|-------|------|-------|---------------------------------|
| D7    | RSTB | Red   | RSTB asserted (logic level = 0) |
| D8    | LDO2 | Green | LDO2 On                         |
| D9    | LDO1 | Green | LDO1 On                         |
| D10   | BUCK | Green | BUCK On                         |

**Table 3. Evaluation board LED signaling description...continued**

| Label | Name        | Color | Description                               |
|-------|-------------|-------|-------------------------------------------|
| D11   | FS0B        | Red   | FS0B asserted (logic level = 0)           |
| D12   | INTB        | Red   | INTB asserted (logic level = 0)           |
| D13   | PGOOD       | Green | PGOOD released                            |
| D14   | VBAT        | Green | VBAT On                                   |
| D15   | VPRE        | Green | VPRE On                                   |
| D16   | VBOOST      | Green | VBOOST On                                 |
| D19   | DBG > 8.0 V | Blue  | DBG pin voltage > 8.0 V (OTP programming) |
| D20   | P3V3_KL25   | Green | P3V3_KL25 On                              |

## 4.4.2 Connectors

[Figure 14](#) shows the location of connectors on the board.



Figure 14. Evaluation board connectors location

#### 4.4.2.1 VBAT connector (J6)

VBAT connects to the board through Phoenix connector (J6).

**Table 4. VBAT Phoenix connector (J6)**

| Table 11. VBAT Pinout Connector (J6) |             |                              |
|--------------------------------------|-------------|------------------------------|
| Schematic label                      | Signal name | Description                  |
| J6-1                                 | VBAT        | Battery voltage supply input |
| J6-2                                 | GND         | Ground                       |

#### 4.4.2.2 Output power supply connectors

**Table 5. LDO1/LDO2 connector (J21)**

| Schematic label | Signal name | Description              |
|-----------------|-------------|--------------------------|
| J21-1           | LDO1        | LDO1 power supply output |
| J21-2           | LDO2        | LDO2 power supply output |
| J21-3           | GND         | Ground                   |

**Table 6. VBOOST/BUCK connector (J22)**

| Schematic label | Signal name | Description              |
|-----------------|-------------|--------------------------|
| J22-1           | VBOOST      | VBOOST output            |
| J22-2           | BUCK        | BUCK power supply output |
| J22-3           | GND         | Ground                   |

**Table 7. VPRE connector (J23)**

| Schematic label | Signal name | Description              |
|-----------------|-------------|--------------------------|
| J23-1           | VPRE        | VPRE power supply output |
| J23-2           | GND         | Ground                   |

#### 4.4.2.3 Debug connector (J25)

**Table 8. Debug connector (J25)**

| Schematic label | Signal name | Description                                                  |
|-----------------|-------------|--------------------------------------------------------------|
| J25-1           | ERRMON      | Error monitoring                                             |
| J25-2           | VDDI2C_EXT  | External VDDI2C voltage supply                               |
| J25-3           | INTB        | Interrupt PIN (active low)                                   |
| J25-4           | FIN         | Frequency synchronization input                              |
| J25-5           | FOUT        | Frequency synchronization output                             |
| J25-6           | WAKE2_IN    | WAKE2 input                                                  |
| J25-7           | AMUX        | Analog multiplexer                                           |
| J25-8           | VDDI2C      | VDDI2C pin voltage                                           |
| J25-9           | XFAILb      | Power synchronization input/output with NXP low voltage PMIC |
| J25-10          | I2C_SCL     | I <sup>2</sup> C serial clock                                |
| J25-11          | RSTB        | Reset pin (active low)                                       |
| J25-12          | I2C_SDA     | I <sup>2</sup> C serial data                                 |
| J25-13          | PGOOD       | Power good                                                   |
| J25-14          | VBOS        | Best of supply                                               |
| J25-15          | FS0b_Out    | Fail-safe pin (active low)                                   |
| J25-16          | WAKE1       | Wake 1 pin voltage                                           |
| J25-17          | FCCU1       | Fault collector control unit 1                               |
| J25-18          | VSUP        | VSUP power supply                                            |
| J25-19          | FCCU2       | Fault collector control unit 2                               |
| J25-20          | GND         | Ground                                                       |

#### 4.4.2.4 Voltage monitoring connector (J26)

**Table 9. Voltage monitoring connector (J26)**

| Schematic label | Signal name | Description                  |
|-----------------|-------------|------------------------------|
| J26-1           | VPRE        | VPRE power supply output     |
| J26-2           | VMON8       | Voltage monitoring input n°8 |
| J26-3           | VBOOST      | VBOOST output                |
| J26-4           | VMON7       | Voltage monitoring input n°7 |

**Table 9. Voltage monitoring connector (J26)...continued**

| Schematic label | Signal name | Description                  |
|-----------------|-------------|------------------------------|
| J26-5           | BUCK        | BUCK power supply output     |
| J26-6           | VMON9       | Voltage monitoring input n°9 |
| J26-7           | LDO1        | LDO1 power supply output     |
| J26-8           | VMON5_3V3   | Voltage monitoring input n°5 |
| J26-9           | LDO2        | LDO2 power supply output     |
| J26-10          | VMON6_5V    | Voltage monitoring input n°6 |
| J26-11          | n.c.        | not connected                |
| J26-12          | VMON1_DAC   | Voltage monitoring input n°1 |
| J26-13          | n.c.        | not connected                |
| J26-14          | VMON2_DAC   | Voltage monitoring input n°2 |
| J26-15          | n.c.        | not connected                |
| J26-16          | VMON3_DAC   | Voltage monitoring input n°3 |
| J26-17          | n.c.        | not connected                |
| J26-18          | VMON4_RINT  | Voltage monitoring input n°4 |
| J26-19          | GND         | Ground                       |
| J26-20          | GND         | Ground                       |

#### 4.4.2.5 KL25Z Freedom board connectors

**Table 10. Safety output connector (J1)**

| Schematic label | Signal name | Description               |
|-----------------|-------------|---------------------------|
| J1-1            | n.c.        | Not connected             |
| J1-2            | INTB MCU    | Interruption (active low) |
| J1-3            | n.c.        | Not connected             |
| J1-4            | RSTB MCU    | Reset (active low)        |
| J1-5 → J1-9     | n.c.        | Not connected             |
| J1-10           | FS0b MCU    | Fail-safe (active low)    |
| J1-11 → J1-16   | n.c.        | Not connected             |

**Table 11. I<sup>2</sup>C connector (J2)**

| Schematic label | Signal name              | Description                        |
|-----------------|--------------------------|------------------------------------|
| J2-1 → J2-13    | n.c.                     | Not connected                      |
| J2-14           | GND                      | Ground                             |
| J2-15 → J2-17   | n.c.                     | Not connected                      |
| J2-18           | I <sup>2</sup> C_SDA MCU | I <sup>2</sup> C Serial Data line  |
| J2-19           | n.c.                     | Not connected                      |
| J2-20           | I <sup>2</sup> C_SCL MCU | I <sup>2</sup> C Serial Clock line |

**Table 12. ADC connector (J10)**

| Schematic label | Signal name | Description                     |
|-----------------|-------------|---------------------------------|
| J10-1           | VBOOST_ADC  | BOOST power supply to KL25Z ADC |
| J10-2           | DBG_ADC     | DBG pin voltage to KL25Z ADC    |
| J10-3           | VPRE_ADC    | VPRE power supply to KL25Z ADC  |
| J10-4           | AMUX_ADC    | AMUX pin to KL25Z ADC           |
| J10-5           | BUCK_ADC    | BUCK power supply to KL25Z ADC  |
| J10-6           | LDO1_ADC    | LDO1 power supply to KL25Z ADC  |
| J10-7           | n.c.        | Not connected                   |
| J10-8           | LDO2_ADC    | LDO2 power supply to KL25Z ADC  |
| J10-9           | n.c.        | Not connected                   |
| J10-10          | VBOS_ADC    | VBOS pin voltage to KL25Z ADC   |
| J10-11          | n.c.        | Not connected                   |
| J10-12          | VDDI2C_ADC  | VDDI2C pin voltage to KL25Z ADC |

**Table 13. KL25Z supply connector (J14)**

| Schematic label | Signal name | Description                |
|-----------------|-------------|----------------------------|
| J14-1 → J14-3   | n.c.        | Not connected              |
| J14-4           | P3V3_KL25Z  | 3.3 V generated from KL25Z |
| J14-5 → J14-7   | n.c.        | Not connected              |
| J14-8           | P3V3_KL25Z  | 3.3 V generated from KL25Z |
| J14-9           | n.c.        | Not connected              |
| J14-10          | P5V_KL25Z   | 5.0 V generated from USB   |
| J14-11          | n.c.        | Not connected              |
| J14-12          | GND         | Ground                     |
| J14-13          | n.c.        | Not connected              |
| J14-14          | GND         | Ground                     |
| J14-15          | n.c.        | Not connected              |
| J14-16          | n.c.        | Not connected              |

**Table 14. KL25Z USB connectors**

| Schematic label | Signal name | Description                                            |
|-----------------|-------------|--------------------------------------------------------|
| KL25Z           | NA          | USB connector used to communicate with the FS8600 part |
| Open SDA        | NA          | USB connector used to flash the KL25Z MCU              |

#### 4.4.3 Test points

[Figure 15](#) shows test points that provide access to various signals to and from the boards.



Figure 15. Evaluation board test points

Table 15. Evaluation board test points description

| Test point name | Signal name | Description                   |
|-----------------|-------------|-------------------------------|
| TP8             | RSTb        | Reset pin (active low)        |
| TP10            | FS0b        | Fail-safe pin (active low)    |
| TP12            | INTB        | Interruption pin (active low) |
| TP13            | VBOOST      | BOOST power supply output     |
| TP14            | GND         | Ground                        |
| TP15            | VPRE        | VPRE power supply output      |
| TP16            | GND         | Ground                        |
| TP17            | BUCK        | BUCK power supply output      |
| TP18            | GND         | Ground                        |
| TP19            | LDO1        | LDO1 power supply output      |
| TP20            | GND         | Ground                        |
| TP21            | LDO2        | LDO2 power supply output      |
| TP22            | VSUP        | VSUP pin voltage              |
| TP23            | GND         | Ground                        |
| TP24            | VBAT        | Battery voltage               |
| TP27            | AMUX        | Analog MUX output             |

#### 4.4.4 Jumpers

[Figure 16](#) shows jumper locations for board configuration.



**Figure 16. Evaluation board jumpers location (with default position)**

**Table 16. Evaluation board jumpers description**

| Name | Function                  | Pin number | Jumper/pin function                                                    |
|------|---------------------------|------------|------------------------------------------------------------------------|
| J3   | BAT_SW shunt              | 1-2        | Bypass BAT_SW protection                                               |
|      |                           | 3-4        | Bypass BAT_SW protection                                               |
| J4   | VBAT shunt                | 1-2        | Shunt switch SW1 for current > 5.0 A                                   |
|      |                           | 3-4        | Shunt switch SW1 for current > 5.0 A                                   |
| J7   | Apply voltage to DBG pin  | 1-2        | Either 5.0 V (DBG mode) or 8.0 V (OTP mode) depending on SW3 position  |
| J8   | LDO1 input                | 1-2        | LDO1_IN tied to VPRE                                                   |
| J9   | PRE_COMP selection        | 1-2        | PRE_COMP for 455 kHz                                                   |
|      |                           | 2-3        | PRE_COMP for 2.2 MHz                                                   |
| J11  | BUCK input                | 1-2        | BUCK_IN tied to VPRE                                                   |
| J12  | BUCK_SW shunt             | 1-2        | For current measurement (insert current probe and remove SJ6)          |
| J13  | VDDI2C selection          | 1-2        | VDDI2C tied to LDO1                                                    |
|      |                           | 3-4        | VDDI2C tied to LDO2                                                    |
|      |                           | 5-6        | VDDI2C tied to BUCK                                                    |
|      |                           | 7-8        | VDDI2C tied to SUP_I2C (onboard LDO)                                   |
|      |                           | 9-10       | VDDI2C tied to VDDI2C_EXT (off-board supply)                           |
|      |                           | 11-12      | VDDI2C tied to VPRE                                                    |
| J15  | VMON9_RES input selection | 1-2        | VMON9_RES/FIN pin tied to VMON9_RES (configured regulator through J25) |
|      |                           | 2-3        | VMON9_RES/FIN pin tied to VMON_08V (fixed 0.8 V)                       |
| J17  | VMON7_RES input selection | 1-2        | VMON7_RES pin tied to VMON_08V (fixed 0.8 V)                           |
|      |                           | 2-3        | VMON7_RES pin tied to configured regulator (through J25)               |
| J18  | VMON5_RES input selection | 1-2        | VMON5_RES pin tied to VMON_08V (fixed 0.8 V)                           |
|      |                           | 2-3        | VMON5_RES pin tied to configured regulator (through J25)               |

Table 16. Evaluation board jumpers description...continued

| Name | Function                  | Pin number | Jumper/pin function                                           |
|------|---------------------------|------------|---------------------------------------------------------------|
| J19  | VMON8_RES input selection | 1-2        | VMON8_RES pin tied to VMON_08V (fixed 0.8 V)                  |
|      |                           | 2-3        | VMON8_RES pin tied to configured regulator (through J25)      |
| J20  | VMON6_RES input selection | 1-2        | VMON6_RES pin tied to VMON_08V (fixed 0.8 V)                  |
|      |                           | 2-3        | VMON6_RES pin tied to configured regulator (through J25)      |
| J24  | VMON_08V input selection  | 1-2        | VMON_08V is generated by a LDO whose input is VBOS            |
|      |                           | 2-3        | VMON_08V is generated by a LDO whose input is P5V_KL25Z       |
| J27  | External clock selection  | 1-2        | Frequency = 425 kHz                                           |
|      |                           | 2-3        | Frequency = 2.44 MHz                                          |
| J31  | VBOOST Inductor shunt     | 1-2        | For current measurement (insert current probe and remove SJ4) |
| J32  | SUP_I2C selection         | 1-2        | SUP_I2C = 1.8 V                                               |
|      |                           | 2-3        | SUP_I2C = 3.3 V                                               |

#### 4.4.5 Switches

Figure 17 shows switches locations for board operation.



Figure 17. Switches location

Table 17. SW1 description

| Position | Function  | Description                 |
|----------|-----------|-----------------------------|
| RIGHT    | Wake1 On  | FS8600 can be powered up    |
| LEFT     | Wake1 Off | FS8600 cannot be powered up |

Table 18. SW2 description

| Position | Function | Description        |
|----------|----------|--------------------|
| TOP      | VBAT On  | VBAT from J6       |
| MIDDLE   | VBAT Off | Board not supplied |
| BOTTOM   | VBAT On  | VBAT from J29      |

Table 19. SW3 description

| Position | Function     | Description                               |
|----------|--------------|-------------------------------------------|
| TOP      | OTP mode On  | FS8600 can be emulated or burnt by OTP    |
| BOTTOM   | OTP mode Off | FS8600 cannot be emulated or burnt by OTP |

Table 20. SW4 description

| Position | Function              | Description                                                                                                      |
|----------|-----------------------|------------------------------------------------------------------------------------------------------------------|
| TOP      | Corresponding LED Off | Each LED is controlled by an independent switch. Disconnecting them allows more accurate efficiency measurement. |
| BOTTOM   | Corresponding LED On  |                                                                                                                  |

## 5 Configuring the hardware for startup

The device configuration can be changed twice. The programming steps are described in the NXP GUI for FS86 Automotive Family User Manual available at <http://www.nxp.com/NXP GUI for Automotive PMIC Families>.

[Figure 18](#) presents a typical hardware configuration incorporating the development board, power supply and Windows PC workstation.



Figure 18. Typical initial configuration

To configure the hardware and workstation as illustrated in [Figure 18](#), complete the following procedure:

1. Install jumpers and switches for the configuration shown in [Table 21](#).

Table 21. Hardware configuration

| Switch    | Configuration         |                               |                                                     |
|-----------|-----------------------|-------------------------------|-----------------------------------------------------|
|           | Normal mode           | Debug mode entry              | OTP mode entry                                      |
| Operation | watchdog<br>2s window | watchdog<br>window fully open | OTP emulation / programming<br>and Debug mode entry |

**Table 21. Hardware configuration...continued**

| Switch        | Configuration              |                                                                  |                |
|---------------|----------------------------|------------------------------------------------------------------|----------------|
|               | Normal mode                | Debug mode entry                                                 | OTP mode entry |
| J7 (DBG)      | open                       | connect 1 to 2<br>DBG pin voltage pulled to 4.5 V or 8.0 V (SW3) |                |
| SW1 (WAKE1)   | close (WAKE1 high)         |                                                                  |                |
| SW2 (VBAT)    | middle position (VBAT OFF) |                                                                  |                |
| SW3 (DBG_OTP) | open (DBG = 4.5 V)         | close (OTP mode ON)                                              |                |

2. Connect the Windows PC USB port to the KITFS86TRKFRDMEM development board using the provided USB 2.0 cable.
3. Set the DC power supply to 12 V and current limit to 1.0 A. With power turned Off, attach the DC power supply positive and negative output to KITFS86TRKFRDMEM  $V_{BAT}$  Phoenix connector (J6).
4. Turn On the power supply.
5. Put SW2 in TOP position.

At this step, if the product is in OTP mode entry configuration, all regulators are Off. The user can power up with an OTP configuration or configure the mirror registers before powering up. Power-up starts as soon as one of these four actions occurs:

- J7 jumper is removed
- SW3 is switched Off
- OTP mode exit command is sent by  $I^2C$
- NXP GUI button "Exit OTP Mode" is clicked

## 6 References

- [1] **KITFS86TRKFRD MEM** — detailed information on this board, including documentation, downloads, and software and tools  
<http://www.nxp.com/KITFS86TRKFRD MEM>
- [2] **FS86** — detailed information on FS8600, Safety System Basis Chip For Domain Controller, Fit For ASIL B and D  
<http://www.nxp.com/FS86>
- [3] **NXP GUI for Automotive PMIC Families** — Software GUI for NXP's Automotive PMIC products  
<https://www.nxp.com/PMIC-GUI-SW>

## 7 Legal information

### 7.1 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

### 7.2 Disclaimers

**Limited warranty and liability** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by

customer's third party customer(s). NXP does not accept any liability in this respect.

**Terms and conditions of commercial sale** — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <http://www.nxp.com/profile/terms>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Evaluation products** — This product is provided on an "as is" and "with all faults" basis for evaluation purposes only. NXP Semiconductors, its affiliates and their suppliers expressly disclaim all warranties, whether express, implied or statutory, including but not limited to the implied warranties of non-infringement, merchantability and fitness for a particular purpose. The entire risk as to the quality, or arising out of the use or performance, of this product remains with customer. In no event shall NXP Semiconductors, its affiliates or their suppliers be liable to customer for any special, indirect, consequential, punitive or incidental damages (including without limitation damages for loss of business, business interruption, loss of use, loss of data or information, and the like) arising out the use of or inability to use the product, whether or not based on tort (including negligence), strict liability, breach of contract, breach of warranty or any other theory, even if advised of the possibility of such damages. Notwithstanding any damages that customer might incur for any reason whatsoever (including without limitation, all damages referenced above and all direct or general damages), the entire liability of NXP Semiconductors, its affiliates and their suppliers and customer's exclusive remedy for all of the foregoing shall be limited to actual damages incurred by customer based on reasonable reliance up to the greater of the amount actually paid by customer for the product or five dollars (US\$5.00). The foregoing limitations, exclusions and disclaimers shall apply to the maximum extent permitted by applicable law, even if any remedy fails of its essential purpose.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

**Security** — Customer understands that all NXP products may be subject to unidentified or documented vulnerabilities. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. NXP has a Product Security Incident Response Team (PSIRT) (reachable at [PSIRT@nxp.com](mailto:PSIRT@nxp.com)) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

### 7.3 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

**NXP** — wordmark and logo are trademarks of NXP B.V.

## Tables

|          |                                                     |    |          |                                                |    |
|----------|-----------------------------------------------------|----|----------|------------------------------------------------|----|
| Tab. 1.  | Compensation network .....                          | 9  | Tab. 11. | I2C connector (J2) .....                       | 16 |
| Tab. 2.  | Evaluation board featured components location ..... | 12 | Tab. 12. | ADC connector (J10) .....                      | 17 |
| Tab. 3.  | Evaluation board LED signaling description ....     | 13 | Tab. 13. | KL25Z supply connector (J14) .....             | 17 |
| Tab. 4.  | VBAT Phoenix connector (J8) .....                   | 14 | Tab. 14. | KL25Z USB connectors .....                     | 17 |
| Tab. 5.  | LDO1/LDO2 connector (J21) .....                     | 14 | Tab. 15. | Evaluation board test points description ..... | 18 |
| Tab. 6.  | VBOOST/BUCK connector (J22) .....                   | 15 | Tab. 16. | Evaluation board jumpers description .....     | 19 |
| Tab. 7.  | VPRE connector (J23) .....                          | 15 | Tab. 17. | SW1 description .....                          | 20 |
| Tab. 8.  | Debug connector (J25) .....                         | 15 | Tab. 18. | SW2 description .....                          | 20 |
| Tab. 9.  | Voltage monitoring connector (J26) .....            | 15 | Tab. 19. | SW3 description .....                          | 21 |
| Tab. 10. | Safety output connector (J1) .....                  | 16 | Tab. 20. | SW4 description .....                          | 21 |
|          |                                                     |    | Tab. 21. | Hardware configuration .....                   | 21 |

## Figures

|          |                                         |    |          |                                                                 |    |
|----------|-----------------------------------------|----|----------|-----------------------------------------------------------------|----|
| Fig. 1.  | VMONx assignment .....                  | 7  | Fig. 11. | FIN oscillator .....                                            | 12 |
| Fig. 2.  | VMON5-6_RES input configuration .....   | 7  | Fig. 12. | Evaluation board featured components location .....             | 12 |
| Fig. 3.  | VMON7-8-9_RES input configuration ..... | 8  | Fig. 13. | Evaluation board LED signaling location .....                   | 13 |
| Fig. 4.  | VPRE compensation network .....         | 8  | Fig. 14. | Evaluation board connectors location .....                      | 14 |
| Fig. 5.  | Battery switch .....                    | 9  | Fig. 15. | Evaluation board test points .....                              | 18 |
| Fig. 6.  | PMOS gate control circuitry .....       | 10 | Fig. 16. | Evaluation board jumpers location (with default position) ..... | 19 |
| Fig. 7.  | I2C connection to KL25Z .....           | 10 | Fig. 17. | Switches location .....                                         | 20 |
| Fig. 8.  | J25 I2C connection .....                | 10 | Fig. 18. | Typical initial configuration .....                             | 21 |
| Fig. 9.  | VDDI2C selection .....                  | 11 |          |                                                                 |    |
| Fig. 10. | SUP_I2C supply .....                    | 11 |          |                                                                 |    |

## Contents

---

|          |                                                                 |           |
|----------|-----------------------------------------------------------------|-----------|
| <b>1</b> | <b>Introduction</b>                                             | <b>4</b>  |
| <b>2</b> | <b>Finding kit resources and information on the NXP website</b> | <b>4</b>  |
| <b>3</b> | <b>Getting ready</b>                                            | <b>4</b>  |
| 3.1      | Kit contents                                                    | 4         |
| 3.2      | Additional hardware                                             | 5         |
| 3.3      | Windows PC workstation                                          | 5         |
| 3.4      | Software                                                        | 5         |
| <b>4</b> | <b>Getting to know the hardware</b>                             | <b>5</b>  |
| 4.1      | Kit overview                                                    | 5         |
| 4.2      | KITFS86TRKFRDGMEM features                                      | 6         |
| 4.3      | Schematic, board layout and bill of materials                   | 6         |
| 4.3.1    | VMON board configuration                                        | 6         |
| 4.3.2    | VPRE compensation network                                       | 8         |
| 4.3.3    | Battery switch                                                  | 9         |
| 4.3.4    | I2C                                                             | 10        |
| 4.3.5    | VMON0_I2C                                                       | 11        |
| 4.3.6    | FIN external oscillator                                         | 11        |
| 4.4      | Kit featured components                                         | 12        |
| 4.4.1    | LED signaling                                                   | 13        |
| 4.4.2    | Connectors                                                      | 14        |
| 4.4.2.1  | VBAT connector (J6)                                             | 14        |
| 4.4.2.2  | Output power supply connectors                                  | 14        |
| 4.4.2.3  | Debug connector (J25)                                           | 15        |
| 4.4.2.4  | Voltage monitoring connector (J26)                              | 15        |
| 4.4.2.5  | KL25Z Freedom board connectors                                  | 16        |
| 4.4.3    | Test points                                                     | 17        |
| 4.4.4    | Jumpers                                                         | 18        |
| 4.4.5    | Switches                                                        | 20        |
| <b>5</b> | <b>Configuring the hardware for startup</b>                     | <b>21</b> |
| <b>6</b> | <b>References</b>                                               | <b>23</b> |
| <b>7</b> | <b>Legal information</b>                                        | <b>24</b> |

---

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.